# **LED driver IC series for Automotive lamps** # LED Driver with Built-in PWM Signal Generation Circuit #### BD18351EFV-M #### **General Description** BD18351EFV-M is an LED driver with built-in 1ch boost controller. It is an optimal IC for LED drive for head lamp / DRL, tail lamp and turn lamp capable of realizing boost and buck boost with high-side detection of LED current setting against output voltage. Further, cost saving and downsizing of the set can be realized, since it contains CRTIMER which enables PWM dimming without microcomputer for applications requiring PWM dimming of DRL, etc. #### **Key Specifications** ■Input Voltage Range: 4.5 V to 65 V ■Output Voltage Range: 6.0 V to 65 V ■Absolute Maximum Input / Output Voltage: 70 V ■Minimum PWM Dimming Pulse Width: 100 µs #### **Features** - AEC-Q100 qualified. (Note1) - Built-in Switching DC / DC Controller. - LED Current Setting High Side Detection Method - LED Current Precision: ±3.0% (-40 °C to 125 °C) - PWM Signal Generation Circuit with Built-in CRTIMER (External PWM Dimming Control is possible.) - Built-in Spread Spectrum Function - Built-in LED Open Detection Function - Built-in LED Anode to Ground Short Function (Note1: Grade 1) #### **Applications** Head lamp, DRL, front position lamp, tail lamp, turn lamp #### Package HTSSOP-B24 $W(Typ) \times D(Typ) \times H(Max)$ 7.80 mm × 7.60 mm × 1.00 mm HTSSOP-B24 # **Typical Application Circuit** Figure 1. Typical Application Circuit # Pin Configuration HTSSOP-B24 (TOP VIEW) Figure 2. Pin Configuration # **Pin Description** | Pin Desc | ription | T | T | | | |-----------------|---------|----------------------------------------------------------------|-----------------|--------|-------------------------------------------------------| | Terminal<br>No. | Symbol | Function | Terminal<br>No. | Symbol | Function | | 1 | COMP | Error amplifier output phase compensation terminal | 13 | IMN | LED current detection terminal (-) | | 2 | SS | Soft start setting terminal | 14 | IMP | LED current detection terminal (+) | | 3 | GND | Small signal GND | 15 | N.C. | - | | 4 | DCD | DC dimming terminal | 16 | DGND | Power GND | | 5 | VREG25 | 2.5V standard voltage (DCD Exclusive terminal) | 17 | CS | Over current detection setting terminal | | 6 | RT | DC / DC oscillation frequency setting terminal | 18 | SWDRV | External FET gate drive terminal | | 7 | RS | Spread spectrum frequency setting terminal | 19 | ODT | LED open detection setting terminal | | 8 | CR | Built-in CRTIMER PWM dimming frequency / Duty setting terminal | 20 | VREG50 | Internal constant voltage 5.0 V output terminal | | 9 | DISC | Built-in CRTIMER Discharge setting terminal | 21 | N.C. | - | | 10 | FAIL | Error flag output terminal | 22 | DRL | Terminal for DRL control switching (High: 100 % mode) | | 11 | TDISC | Discharge time setting terminal | 23 | EN | EN control terminal (High: Active) | | 12 | PWMOUT | External for PWM dimming FET gate drive terminal | 24 | VCC | Power voltage terminal | (Pay attention that it does not correspond to reverse insertion.) # **Block Diagram** Figure 3. Block Diagram #### **Description of Blocks** #### 1. Standard voltage (VREG50) 5 V (Typ) is generated from VCC input voltage. This voltage (VREG) is used as power supply for internal circuit, and is also used to fix terminal at high voltage outside the IC. Please connect $C_{VREG50} = 2.2 \,\mu F$ (Typ) as phase compensation capacity for VREG50 terminal. If $C_{VREG50}$ is not connected, circuit operation will become markedly unstable. In addition, please do not use VREG50 as a power supply except this IC. #### 2. Concerning LED current setting and luminance adjustment(CURRENTSENSE) #### (1) Concerning LED current setting method Figure 4. LED Current Setting Method LED current can be calculated by the following formula. $$I_{LED} = \frac{V_{REF1}}{R_{SET}} \times \frac{V_{DCD}}{1.21V}$$ However, assign $V_{DCD} = 1.21 \text{ V}$ in the case of $V_{DCD} > 1.21 \text{ V}$ . (Example) In the case of connection of RSET = $0.4 \Omega$ , $V_{DCD} = 0.6 V$ , $$I_{LED} = \frac{0.2V}{0.4\Omega} \times \frac{0.6V}{1.21V} = 0.25A$$ I<sub>LED</sub>: LED current V<sub>REF1</sub>: Standard voltage for LED current setting (200 mV (Typ) R<sub>SET</sub>: Resistance for LED current setting V<sub>DCD</sub>: DCD terminal voltage # (2) Concerning luminance adjustment by PWM dimming control(PWM DIMMING) PWM dimming control with built-in CR timer PWM dimming is operated in 100 % by connecting Di to DRL terminal and turning DRL terminal to High as shown in Figure 1 On the other hand, when DRL terminal is turned low and configuration is made as shown in Figure 5, internal CR timer will operate, triangle wave is generated by CR terminal, PWMOUT terminal will be controlled to turn LED current off in CR voltage rise zone and turn LED current on in CR voltage fall zone. CR voltage rise / fall time can be set by the values of external parts ( $C_{CR}$ , $R_{DISC1}$ , $R_{DISC2}$ ). Refer to the next page for setting method. In addition, the recommended operation frequency is 100 Hz to 2 kHz, On Duty 2 % to 45 %, and the recommended range of the external component values are 0.01 $\mu$ F to 1.0 $\mu$ F for $C_{CR}$ and 10 $\kappa$ 0 to 33 $\kappa$ 0 for $R_{DISC2}$ . (PWM min pulse width=100 $\mu$ s) Figure 5. Example of Application Using Built-in CR Timer $Trise=0.287 \times C_{CR} \times (R_{DISC1} + R_{DISC2})$ Tfall=0.693×C<sub>CR</sub>×R<sub>DISC1</sub> Figure 6. PWM Dimming Operation CR terminal rise / fall time can be calculated as shown below. ① CR terminal rise time T<sub>rise</sub> $$T_{rise} = 0.287 \times C_{CR} \times (R_{DISC1} + R_{DISC2})$$ [s] 2 CR terminal fall time T<sub>fall</sub> $$T_{fall} = 0.693 \times C_{CR} \times R_{DISC2}[s]$$ 3 PWM dimming frequency F<sub>PWM</sub> PWM frequency is determined by T<sub>rise</sub> and T<sub>fall</sub>. $$F_{PWM} = \frac{1}{\left(T_{rise} + T_{fall}\right)} [Hz]$$ 4 PWM dimming (ON Duty (DPWM) ON Duty of PWM is determined by $T_{\text{rise}}$ and $T_{\text{fall}}$ as shown in the description above. $$D_{PWM} = \frac{T_{fall}}{\left(T_{rise} + T_{fall}\right)} \times 100 \, [\%]$$ (Example) when $C_{CR} = 0.1 \mu F$ , $R_{DISC1} = 100 k\Omega$ , $R_{DISC2} = 20 k\Omega$ (Typ) $$T_{rise} = 0.287 \times C_{CR} \times (R_{DISC1} + R_{DISC2}) = 3.444 [ms]$$ $$T_{fall} = 0.693 \times C_{CR} \times R_{DISC2} = 1.386 [ms]$$ $$F_{PWM} = \frac{1}{\left(T_{rise} + T_{fall}\right)} = 207 [Hz]$$ $$D_{PWM} = \frac{T_{fall}}{(T_{rise} + T_{fall})} \times 100 = 28.7 \, [\%]$$ #### PWM dimming control with external signal (microcomputer, etc.) Dimming is possible by direct input of PWM signal from external microcomputer, etc. Input PWM signal in CR terminal. Set 'High' level voltage of input signal from microcomputer at no less than 2.5 V for CR threshold voltage, and set 'Low' level voltage at no more than 0.5 V of CR threshold voltage. Recommended input frequency range is 100 Hz to 2 kHz. Minimum pulse width is 100 $\mu$ s. It's necessary that 51k $\Omega$ resister need between $\mu$ -con and CR terminal like Figure 7. When filter is required, configure filter in high side of Figure 7.51k $\Omega$ . However verification with actual application is required as filter may cause difference between Input signal to CR terminal and PWMOUT terminal. Figure 7. External Input of PWM Signal #### (3) PWM Dimming with PchMOS PWM dimming can be performed by PchMOS (Figure 8 (a) Q3) with Figure 8 configuration. In this configuration, RPWM1 / RPWM2 / RPWM3 controls gate voltage of PchMOS. If RPWM2, RPWM3 are bigger and gate capacitance of Q3 is high, this result in discrepancy in PWM ON width generated by PWMOUT pin output and LED current ON width controlled by Q3. Please thereby perform the evaluation with the actual equipment by the constitution using PchMOS enough because it may cause instable operation such as high brightness lighting or the acoustic noise of capacitor and inductor. Figure 8 (a). PWM Dimming with PchMOS Figure 8 (b). PWM Dimming with PchMOS # (4) Brightness control by DC dimming control(DC DIMMING / VREG25) LÉD current is linearly controllable corresponding to DCD terminal voltage. DCD terminal is mainly used for derating, and is used to control deterioration of LED at high temperature or to limit over current to external parts under conditions which power supply voltage fluctuates by idling stop functions, etc. (Refer to Figure 9). Recommended input range is $0.4 \le V_{DCD} \le VREG25$ and LED current control starts in $V_{DCD} \le 1.21$ V. In addition, the power supply voltage to control DCD can be controlled with high precision by using VREG25. When DC dimming is not used, short to VREG25 terminal directly. R1: 12kΩ R2: 100 kΩ R3: NTCG104EF104F Figure 9. Example of Derating Setting Using Thermistor Resistance #### 3. Boost DC / DC controller # (1) Concerning open detection voltage setting(OPEN DET) Open of LED is detectable by inputting resistance division connected to anode side of LED (DC / DC output V<sub>OUT</sub>) in ODT terminal. LED open detection voltage is detectable by connecting external resistors (R<sub>ODT1</sub>, R<sub>ODT2</sub>) as shown in Figure 10, and output voltage VOUT\_ODT at the time of LED open detection voltage is calculable as shown below. $$V_{OUT\_ODT} = \frac{(R_{ODT1} + R_{ODT2})}{R_{ODT2}} \times 1.5V(Typ)$$ #### (Example) LED open detection will operate with $V_{OUT\_ODT} = 34.5 \text{ V}$ when $R_{ODT1} = 660 \text{ k}\Omega$ and $R_{ODT2} = 30 \text{ k}\Omega$ . Recommended setting range is ODT terminal voltage at the time of normal LED drive of 1.1 V < $V_{ODT}$ < 1.35 V. Start-up failure may occur due to overshoot of output voltage during start up when $V_{ODT}$ > 1.35 V, and withstand voltage of external parts needs to be raised because LED open detection voltage becomes higher when $V_{ODT}$ < 1.1 V. Figure 10. ODT terminal Equivalent Circuit ODT resistor will be the current discharge path for the output capacitor when PWM = Low. Recommended value for $R_{ODT1}$ is 600 k $\Omega$ to 1000 k $\Omega$ as Vout ripple may be large and cause LED flickering when PWM = Low with inadequate ohmic value range. Moreover, the behavior differs by characteristic of output capacitor or LED, therefore sufficient verification with actual application is required. (Vout drop can be prevented by inserting bigger output capacitor or ODT resistance.) #### (2) Concerning number of LED series stages As shown in Figure 11, although IMP terminal is connected to boost DC / DC output at highest voltage among applications. The number of the steps of the LED which can be driven is decided by the LED opening detection voltage instead of 65V that is withstand voltage. The recommended operating ratings of the ODT pin becomes 1.1 V < VODT < 1.35 V. Therefore real maximum voltage VOUT\_MAX which can be output is as follows. $$65 \times \frac{1.35V}{1.65V} = 53.2V$$ In other words, drivable LED series stage N is calculable by the formula below. $$V_{F\ MAX} \times N + V_{REF\ MAX} < 53.2V$$ VF\_MAX: maximum value of VF of LED N: number of LED series stages VREF\_MAX: maximum value of standard voltage for LED current setting Figure 11. Example of Application Circuit #### (Example) When $V_{F\_MAX} = 3.5$ V and $V_{REF\_MAX} = 0.206$ V, number of drivable LED series stages N is as shown below. $$N < (53.2V - 0.206V) / 3.5V = 15.14$$ LED drivable number of LED stages is 15. # (3) Concerning oscillation frequency Fosc(OSC) Connection of resistance with RT terminal enables setting of oscillation frequency as shown in Figure 12. Connection of $R_{\rm RT}$ decides charge and discharge current for internal capacitor and changes DC / DC oscillation frequency. Set $R_{\rm RT}$ by reference to the theoretical formula below. Recommended range is 14 $k\Omega$ to 51 $k\Omega$ . Pay attention that switching may stop if recommended frequency setting range is exceeded, and operation assurance is not possible. $$F_{OSC} = \frac{99 \times 10^2}{R_{RT} [k \Omega]} [kHz]$$ Figure 12. RRT vs DC / DC Oscillation Frequency Fosc #### (4) Concerning spread spectrum setting(RAMP) Connection of capacitor to RS terminal enables operation in Spread spectrum mode (SSCG mode). Comparator of 0.6 V (Typ) / 0.75 V (Typ) standard voltage is built in RS terminal, and DC / DC oscillation frequency is diffused by changing RT terminal voltage to triangle waveform with the capacitor connected to RS terminal in SSCG mode. Theoretical attenuation $\Delta D$ [dB] is calculable by the formula below. $$\Delta D[dB] = 10 \times \log \left( \frac{F_{RS} [kHz]}{F_{OSC\_RAMP} [kHz] \times 0.222} \right)$$ Fosc\_RAMP: oscillation frequency when SSCG mode is ON (Center) Fosc: oscillation frequency when SSCG mode is OFF C<sub>RS</sub>: RS terminal connection capacitor R<sub>RT</sub>: RT terminal connection resistance However, setting value of DC / DC oscillation frequency differs depending on ON / OFF of SSCG mode. In order to operate when SSCG mode is ON in the same frequency zone as when SSCG mode is OFF, select from Figure 12 RT resistance for 1.18 times as high DC / DC oscillation frequency as the DC / DC oscillation frequency. When SSCG mode is not used, short-circuit RS terminal and VREG50 terminal. Further, F<sub>RS</sub> can be calculated by the formula below. Setting should satisfy the formula of 0.3 kHz ≤ F<sub>RS</sub> ≤ 10 kHz. $$F_{RS}[kHz] = \frac{9}{8 \times R_{RT}[k\Omega] \times C_{RS}[\mu F]}$$ (Example) When using at DC / DC oscillation frequency ( $F_{OSC\_RAMP}$ ) of 300 kHz with SSCG mode is ON, select RRT $\rightleftharpoons$ 28 k $\Omega$ from Figure 12 to make DC / DC oscillation frequency ( $F_{OSC}$ ) to be 354 kHz. When operating under this condition with connection of CRS = 0.047 $\mu$ F and with SSCG mode ON, effect of $\Delta D$ = -18.9 dB can be predicted. Figure 13. Equivalent Circuit Diagram of RS and RT terminals Figure 14. Noise Level Comparison with SSCG Mode ON / OFF Figure 15. Timing Chart when SSCG Mode is ON / OFF Because switching frequency changes in High section of the PWM like Figure 16 when spectrum spreading is controlled in a PWM dimming, an output voltage ripple changes in A and B. In addition, the LED current is also affected by the ripple as it may seem that LED flickers when this occurs periodically, please thoroughly verify with the actual equipment. As countermeasures, make the frequency of the RS pin fast to reduce a ripple in High section of the PWM. Figure 16. Spectrum Spread Action in the PWM Dimming #### (5) Soft start function(SS) Soft start function is built-in so that incoming current can be prevented by insertion of external capacitor. The charge current of the soft start is 5 $\mu$ A (Typ) and will be as Figure 17 independent to PWM. The inrush current can be suppressed by increasing soft start capacity, but boot-time becomes longer. On the other hand, as for the boot-time, it becomes faster by lowering soft start capacity, attention is necessary because an inrush current becomes bigger, and may cause acoustic noise of the coil during the startup. The soft start capacity is recommend to be 0.01 $\mu$ F to 1 $\mu$ F to suspend the overshoot of the LED current during start up. The RS terminal is pulled up by VREG50 until SS terminal arrives at 70% of VREG50 as soon as EN terminal is inputted High voltage . After that, RS terminal starts to be controlled. (See the timing chart of SS terminal and RS terminal in the P.28 Figure.44) Therefore, Spread spectrum don't operate as soon as EN terminal is inputted High voltage, even if connect a capacitor to RS terminal Figure 17. SS Operation Timing Chart #### (6) Concerning start up time(ERRAMP) Startup time difference between PWM = 100 % (DRL = High) and PWM dimming control is described in this paragraph Figure 18 (a). PWM = 100% start up SS terminal and COMP terminal is charged, When EN is inputted. Until SS terminal reaches 0.7 V, COMP terminal is fixed at 0.7 V. When SS terminal exceeds 0.7V, COMP terminal starts to rise up to voltage which can output required switching duty determined by input/output voltage difference. Figure 18 (b). PWM Dimming start up During PWM control, SS terminal is charged synchronized with EN while COMP terminal is charged synchronized with PWM. Startup time is basically same with previous description but as charge of COMP terminal is synchronized with PWM, COMP voltage rise to the voltage which can output required switching duty will be slower resulting In longer start up time compared with PWM = 100 % operation. Especially by reducing PWM dimming rate, start up time will be longer. Figure 19 describes actual measurement result of startup time. Measurement Condition: V<sub>CC</sub> = 12 V, F<sub>PWM</sub> = 200 Hz, V<sub>OUT</sub> = 25 V (LED 7series), Ta = 27deg, other condition as described in P.38. (Startup time will be from UVLO release to VouT reaching 90 %.) Figure 19. Startup time measurement data Larger the $C_{PC}$ constant is, and smaller $D_{PWM}$ is, start up time will be longer. Startup time shall be sufficiently evaluated in actual application. #### 4. Self-assessment function | Table 1 Concerning | dotaction condition | and anaration aft | ar dataction of an | ach protection function | $(whon \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | |--------------------|---------------------|-------------------|--------------------|-------------------------|-----------------------------------------------| | | | | | | | | Protection | Detecti | on condition | | - (Note 1) | |--------------------|--------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------| | function | [Detection] | [Release] | Operation after detection | Error flag output (Note 1) | | UVLO | V <sub>CC</sub> < 3.9 V | V <sub>CC</sub> > 4.25 V | Shut down of all blocks<br>(Other than VREG50 / VREG25) | At time of detection: FAIL High⇒Low At time of recovery: FAIL Low⇒High | | TSD | Tj > 175 °C | Tj < 150 °C | Shut down of all blocks<br>(VREG50 / VREG25 are<br>included) | - | | OCP | V <sub>CS</sub> ≥ 300 mV | Vcs < 300 mV | Switching output is Off | - | | SCP | V <sub>IMP</sub> -V <sub>IMN</sub> ≥ 0.3 V | V <sub>IMP</sub> - V <sub>IMN</sub> < 0.3 V<br>(Timer time depends<br>on TDISC setting) | Shut down of all blocks<br>(Other than VREG50 / VREG25) | At time of detection: FAIL High⇒Low At time of recovery: FAIL Low⇒High | | LED open detection | V <sub>ODT</sub> > 1.5 V | V <sub>ODT</sub> < 1.4 V | Shut down of all blocks<br>(Other than VREG50 / VREG25) | At time of detection: FAIL High⇒Low At time of recovery: FAIL Low⇒High | (Note1) FAIL output shown above is FAIL terminal voltage in the case of pull-up resistance such ad external power. Figure 20. Protection Flag Output Part Block Diagram #### (1)Low voltage malfunction protection function (UVLO) The UVLO shuts down all the circuits except VREG50, VREG25 when $V_{CC} < 3.9V$ (Typ) And UVLO is released by Vcc > 4.25 V (Typ). #### (2) Temperature protection function (TSD) TSD shuts circuits other than VREG at 175 °C (Typ) and recovers them at 150 °C (Typ). #### (3) Over current protection function (OCP) Over current is detected by the detection resistance with which current flowing in power FET is connected to source side. Over current protection function operates when CS terminal voltage is no less than 300 mV (Typ). The over current protection function controls DC / DC switching outputs. #### (4) Output ground detection function (SCP) When, in an application circuit such as Figure 45, LED Anode- GND short-circuits, the potential difference of IMP terminal and the IMN terminal is more than 0.3 V (Typ), and a ground detection function works, and the output is off. When ground protection is activated, charge (11 µA (Typ)) is started to a capacitor connected to TDISC terminal (recommend range: 0.01µF to 0.47µF). After TDISC terminal voltage arrived at 1.0V (Typ), the TDISC terminal discharges and Low⇒High outputs SWDRV / PWMOUT again. A ground detection function works again afterwards when the potential difference of IMP terminal and the IMN terminal becomes than 0.3 V (Typ). In addition, it works normally when TDISC terminal voltage becomes less than 0.3V (Typ), and the potential differences of IMP terminal and the IMN terminal become less than 0.3 V (Typ). As for the details, please refer to Figure 21. (Note that GND short-circuit of the IMP terminal cannot be detected.) # (5) LED open detection function When ODT terminal voltage is above 1.5 V (Typ), LED open detection operates to reset SWDRV / PWMOUT = Low, and discharges SS again, outputs Fail High → Low, and the output voltage decreases by ODT resistance. When ODT terminal voltage is less than 1.4 V (Typ), begins to recharge SS, re-starts DC / DC operation and outputs FAIL Low→High. #### Timing chart at the time of protection circuit operation (DRL = High) #### Output ground short protection function Figure 21. Output Ground short protection operation timing chart When GND short circuit occurs in such conformation as shown in Figure 1, large current continues to flow from VCC. - ① UVLO is cancelled when VCC > 4.25 V (Typ). - 2 IMP-IMN terminal voltage rises to become 200 mV. - 3 Switching Duty gradually expands and is stabilized at IMP-IMN of 200 mV. - 4 Output voltage is stabilized. - 5 LED Anode-GND short-circuits. - ⑥ It becomes IMP-IMN ≥ 0.3 V (Typ) and performs output Short circuit detection (SCP) and outputs SWDRV / PWMOUT = Low. Discharges an SS terminal and the FAIL terminal changes into High ⇒ Low. - $\bigcirc$ When SCP is detected, capacitor connected to TDISC will be charged (11 $\mu$ A (Typ)) until V<sub>TDISC</sub> becomes 1.0 V (Typ). - ® Once SCP detection is released at V<sub>TDISC</sub> ≥ 1.0 V (Typ), capacitor connected to TDISC starts to discharge, and SS charging, SWDRV / PWMOUT operate normally. - ⑨ If SCP condition $V_{TDISC} \ge 0.3 \text{ V}$ (Typ) is fulfilled restarts from condition ⑥ operates normally if SCP condition is not fulfilled. Operation described above is performed in the LED anode ground short fault. However, even if SCP is detected by the potential difference of IMP pin and the IMN pin, there is delay time of internal circuit after detection and require time before PchMOS is off. Therefore allowable current of PchMOS may be exceeded transiently.(It may be exceeded in ® of the timing mentioned above.) Therefore, like Figure 22, PMOS can be turned off on an expressway by adding PNP Tr externally. When Output shorts to ground while supply voltage dropping, Gate voltage may not be turned off. If sufficient Gate voltage cannot be secured SCP may not be detected. Figure 22. LED Anode Ground Fault Protection Attaching Externally Circuitry #### LED open protection function (DRL = High) Figure 23. Output Ground Short Protection Operation Timing Chart - ① UVLO is released when VCC > 4.25 V (Typ). - 2 IMP-IMN terminal voltage rises to become 200 mV. - 3 Connector of LED opens. - ④ Output voltage over boost due to IMP-IMN = 0 V. (ODT which is resistor divided voltage of output voltage will steeply rise.) - ⑤ When ODT ≥ 1.5 V, LED open is detected and SWDRV / PWMOUT becomes Low. Also, SS pin will be discharged and Fail pin becomes High = > Low. - ⑥ The LED open detection is released at ODT ≤ 1.4 V, and the FAIL terminal becomes Low ⇒ High. Then DC / DC restarts the operation, however due to LED open condition voltage will be over boosted again. - ① LED is connected again. - When ODT ≤ 1.4 V, will be re-started and resumes to normal operation. (During ③ condition if PWMOUT = High is applied while capacitors are still charged above nominal Vout, it could detect SCP detection due to IMP-IMN ≥ 0.3 V. After T<sub>TDISC</sub> resumes to normal operation.) #### 5. Output electric charge electric discharge circuit (VOUTDISC) When supply voltage of LSI is turned off in such configuration as shown in Figure 24, output capacitor may not be fully discharged and may remain charged in some cases. When power is supplied again while output capacitor is charged,transient current flows through the route of output capacitor— $R_{SET}$ —LED—PWM dimming FET—GND which cause LED flashing. Later, when switching duty is output, LED is lit. In order to suppress such a flash phenomenon, this LSI incorporates output charge discharge circuit. In order for output discharge circuit to operate, discharge of output capacitor starts when either one of the conditions of ① UVLO is detected (VCC $\leq$ 3.9 V) or ② V<sub>EN</sub> $\leq$ 1.35 V are satisfied. (Output discharge circuit is also operated at LED open detection.) Turn off PWM after EN turned off power supply OFF sequence when PWM input is controlled with an external signal. Figure 24. Application Example A. Because $V_{\text{CC}}$ is off, and the PWMOUT terminal is off, the LED current does not flow. Because PWMOUT terminal is OFF, output capacitor $C_{\text{OUT}}$ is discharged by resistance connected to ODT terminal, and output voltage $V_{\text{OUT}}$ gradually decreases. B. When $V_{\text{CC}}$ is turned on again, getting started of output voltage $V_{\text{OUT}}$ is late by a soft start function. On the other hand, the PWMOUT terminal is turned on in sync with a reintroduction of $V_{\text{CC}}$ . Therefore LED current flows from an output capacitor transiently, and LED shines for an instant, and LED darkens when the electric charge of the output capacitor is discharged besides. D. Because $V_{\text{CC}}$ is off, and the PWMOUT terminal is off, the LED current does not flow. Because PWMOUT terminal is OFF, output capacitor COUT is discharged by resistance connected to ODT terminal. However, the output electric charge electric discharge circuit in the IMP terminal works, and output voltage $V_{\text{OUT}}$ greatly decreases. E. When $V_{\text{CC}}$ is turned on again, getting started of output voltage $V_{\text{OUT}}$ is late by a soft start function. On the other hand, the PWMOUT terminla is turned on in sync with a reintroduction of $V_{\text{CC}}$ , but the LED does not shine because $V_{\text{F}}$ cannot open. C. Output voltage stands up, and LED turns on again. F. Output voltage stands up, and LED turns on. Figure 25. Output Discharge Circuit Operation Explanation at the time of the VCC Drop #### Concerning output discharge circuit operation at the time of UVLO detection - (1) UVLO is detected when VCC < 3.95 V. - When UVLO is detected, discharge circuit is turned on to discharge charge accumulated in output capacitor, and output voltage falls by I<sub>DISC</sub>. - ③ I<sub>DISC</sub> falls accompanying fall of output voltage. (Refer to electric properties of output voltage V<sub>OUT</sub> and discharge current I<sub>DISC</sub>.) Figure 26. Explanation of Output Discharge Circuit Operation at UVLO Detection #### Concerning output discharge circuit operation by EN control ①When EN $\leq$ 1.35 V, EN is turned off. ②Output is discharged during output discharge time (T<sub>TDISC</sub>) set by capacitor connected to TDISC. $$T_{\mathrm{TDISC}} = \frac{VREG50 \times 0.7 \times C_{TDISC}}{11\mu A}$$ ③When discharge time T<sub>TDISC</sub> elapsed, output discharge circuit stops operation. Figure 27. Explanation of Output Discharge Circuit Operation when EN is off The recommended capacitance value for this function is 0.01 $\mu$ F to 0.47 $\mu$ F, Please do not to connect TDISC to GND. Caution that even if the values are within recommended range, when output voltage is higher and $C_{TISC}$ is higher heat dissipation by discharge is to be considered. Sufficient verification by actual application is required. Flash phenomena is affected by Vf characteristic of LED and time to re-enter power supply. This is also to be sufficiently verified with actual application. #### 6. About EN terminal setting (EN CTL) ON / OFF of the LSI can be controlled by applying resistor devided voltage from power supply to EN terminal. Setting of the EN terminal voltage to control ON / OFF of the LSI is as follows. $$V_{\text{CCON}} = \frac{(R_{EN1} + R_{EN2})}{R_{EN2}} \times 1.45V(Typ)$$ $$V_{\text{CCOFF}} = \frac{(R_{EN1} + R_{EN2})}{R_{EN2}} \times 1.35V(Typ)$$ Ex) The VCC terminal voltage to stop / start operation is as follows with REN1 = 150 k $\Omega$ , REN2 = 51 k $\Omega$ condition #### The operation start voltage $$V_{\text{CCON}} = \frac{(150k\Omega + 51k\Omega)}{51k\Omega} \times 1.45V(Typ) = 5.71V$$ # The operation stop voltage Figure 28. About EN terminal setting For PWM dimming, do not control PWM with the EN terminal as it may result in unstable operation. PWM dimming, is to be controlled with CR terminal. (Please refer to P.4 to 6 for the details.) Absolute Maximum Ratings (Ta = 25 °C) | Parameter | Symbol | Rating | Unit | |--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|------| | Power Voltage | Vcc | -0.3 to 70 | V | | EN, DRL Terminal Voltage | V <sub>EN</sub> , V <sub>DRL</sub> | -0.3 to VCC+0.3 | V | | IMP, IMN Terminal Voltage | V <sub>IMP</sub> , V <sub>IMN</sub> | -0.3 to 70 | V | | The Voltage between IMP and IMN | V <sub>IMP</sub> — V <sub>IMN</sub> | 3 | V | | VREG50, CS, RS, RT, VREG25,<br>DISC, ODT, PWMOUT, DCD, SS<br>COMP, SWDRV, FAIL, TDISC terminal voltage | Vvreg50, Vcs, Vrs, Vrt, Vvreg25<br>Vcr, Vdisc, Vodt, Vpwmout, Vdcd,<br>Vss, Vcomp, Vswdrv, Vfail, Vtdisc | -0.3 to 7 < VCC | V | | Operation Temperature Range | Topr | -40 to 125 | °C | | Storage Temperature Range | Tstg | -55 to 150 | °C | | Junction Temperature | Tjmax | 150 | °C | Caution: Deterioration or break may occur when absolute maximum ratings of applied voltage, operation temperature range, etc. are exceeded. Also, breaking situation such as short circuit mode or open mode cannot be assumed. If special mode exceeding absolute maximum rating is assumed, please consider physical safety measures such as fuse. #### Thermal Resistance (Note 1) | Deremeter | Cumbal | Thermal Res | istance (Typ) | Unit | |----------------------------------------------------------------|-------------|------------------------|--------------------------|------| | Parameter | Symbol | 1s <sup>(Note 3)</sup> | 2s2p <sup>(Note 4)</sup> | Unit | | HTSSOP-B24 | | | | | | Junction to Ambient | θја | 143.8 | 26.4 | °C/W | | Junction to Top Characterization Parameter <sup>(Note 2)</sup> | $\Psi_{JT}$ | 7 | 2 | °C/W | <sup>(</sup>Note 1) Based on JESD51-2A (Still-Air) <sup>(</sup>Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package. Using a PCB board based on JESD51-3 | (Note 3) Using a PCB board base | a on oldobor o. | | |--------------------------------------|-----------------|----------------------------| | Layer Number of<br>Measurement Board | Material | Board Size | | Single | FR-4 | 114.3mm x 76.2mm x 1.57mmt | | | | | | Тор | | | | Top Copper Pattern | Thickness | | | Layer Number of | Material | | 'ia <sup>(NOTE 5)</sup> | | | |-------------------|-----------|----------------------|-------------------------|----------------|----------| | Measurement Board | Material | Board Size | | Pitch | Diameter | | 4 Layers | FR-4 | 114.3mm x 76.2mm | x 1.6mmt | 1.20mm | Ф0.30mm | | Тор | | O lesta ma al I avva | | Б.: | | | тор | | 2 Internal Laye | ers | Botto | om | | Copper Pattern | Thickness | Copper Pattern | Thickness | Copper Pattern | | (Note 5) This thermal via connects with the copper pattern of all layers. Recommended Operating Ratings (Ta = 25 °C) | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------|-------------------|-----|-----|------|------| | Power Voltage (Note 1) | Vcc | 4.5 | 12 | 65 | V | | Output Voltage (Note 2) | VIMP | 6.0 | 40 | 65 | V | | DC / DC Switching Frequency<br>(With Spread Spectrum Control OFF) | Fosc <sub>1</sub> | 200 | - | 700 | kHz | | DC / DC Switching Frequency<br>(With Spread Spectrum Control ON) | F <sub>OSC2</sub> | 200 | - | 600 | kHz | | CRTIMER Frequency | F <sub>PWM</sub> | 100 | - | 2000 | Hz | | CRTIMER Output Duty | FDUTY | 2 | - | 45 | % | | Spectrum Spread Frequency | F <sub>RS</sub> | 0.3 | - | 10 | kHz | (Note 1) Apply voltage of no less than 5 V once at the time of stat-up. The value is voltage range after once setting at no less than 5 V. (Note 2) When become the condition mentioned above except for startup at Boost application, it's possible that large current flow in LED. **Operating Condition (External Constant Range)** | porating containent (Extornal containt ma | g <i>-</i> / | | | | |---------------------------------------------------|--------------------|------|------|------| | Parameter | Symbol | Min | Max | Unit | | Capacitance for CRTIMER Frequency/Duty<br>Setting | Ccr | 0.01 | 1.0 | μF | | Resistance for CRTIMER Frequency/Duty<br>Setting | R <sub>DISC2</sub> | 10 | 33 | kΩ | | Resistance for DC/DC Frequency | R <sub>RT</sub> | 14 | 51 | kΩ | | Capacitance for Soft-Start Setting | C <sub>SS</sub> | 0.01 | 1.0 | μF | | Capacitance for TDISC Setting | CTDISC | 0.01 | 0.47 | μF | | Resistance of OVP Setting of VOUT Side | R <sub>OVP1</sub> | 600 | 1000 | kΩ | Electrical Characteristics (Unless otherwise specified V<sub>CC</sub> = 13 V. V<sub>IMP</sub> = 40 V. Ta = -40 °C to 125 °C) | Devenuetes | Coursels al | Limit | | l lmit | Condition | | | |----------------------------------------|----------------------|----------------------------|----------------------------|----------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------|--| | Parameter | Symbol | Min | Тур | Max | Unit | Condition | | | Circuit Current | lcc | - | 3 | 6 | mA | $C_{VREG} = 2.2 \ \mu F,$ $V_{CS} = V_{ODT} = 0 \ V$ $V_{EN} = V_{DRL} = V_{CR} = GND$ $V_{RS} = V_{VREG50}$ $V_{DCD} = V_{RT} = V_{VREG25}$ | | | [VREG] | | | | | | | | | VREG50 Standard Voltage | V <sub>VREG50</sub> | 4.5 | 5.0 | 5.5 | V | Cvreg50 = 2.2 µF | | | VREG25 Standard Voltage | V <sub>VREG25</sub> | 2.425 | 2.50 | 2.575 | V | Ivreg25 = 0µA | | | VREG25<br>Load Regulation Voltage | ΔVvreg25 | - | 50 | 100 | mV | I <sub>VREG25</sub> = 0μA to 250 μA | | | [SWDRV] | | | | | | | | | SWDRV Upper Side ON Resistance | R <sub>SWP</sub> | - | 4 | 8 | Ω | Ion = -10 mA | | | SWDRV Lower Side ON Resistance | Rswn | - | 3 | 6 | Ω | Ion = 10 mA | | | Overcurrent Protection Voltage | Vocp | 250 | 300 | 350 | mV | V <sub>CS</sub> : Sweep up | | | [LED Current Setting Block] | | • | • | | | | | | LED Current Setting Standard Voltage | V <sub>REF1</sub> | 194 | 200 | 206 | mV | Voltage between V <sub>IMP</sub> - V <sub>IMN</sub> terminals. | | | LED Ground Short Detection Voltage | VSCPON | 0.24 | 0.3 | 0.36 | V | V <sub>SCP</sub> ≥ V <sub>IMP</sub> - V <sub>IMN</sub> | | | LED Open Detection Voltage | Vopen | 1.35 | 1.5 | 1.65 | V | V <sub>ODT</sub> : Sweep up | | | LED Open Hysteresis Voltage | VHYSOPEN | - | 0.1 | - | V | V <sub>ODT</sub> : Sweep down | | | TDISC Charge Current | ITDISC | 4 | 11 | 18 | μA | V <sub>TDISC</sub> = 0V | | | TDISC Short Timer Detection Voltage | V <sub>DTDISC</sub> | 0.9 | 1.0 | 1.1 | V | V <sub>TDISC</sub> : Sweep up | | | TDISC Short Timer Release Voltage | VRTDISC | 0.2 | 0.3 | 0.4 | V | V <sub>TDISC</sub> : Sweep down | | | EN OFF TDISC Discharge Stop<br>Voltage | V <sub>TDISC</sub> | V <sub>VREG50</sub> × 0.55 | V <sub>VREG50</sub> × 0.7 | V <sub>VREG50</sub> × 0.85 | V | | | | Vout Discharge Time | T <sub>TDISC</sub> | 20 | 35 | 55 | ms | C <sub>TDISC</sub> = 0.1 μF | | | Output Charge Discharge Current | IDISC | 3 | 10 | - | mA | V <sub>IMP</sub> = 12 V | | | [CR TIMER] | | | | | | | | | CR Threshold Voltage 1 | V <sub>CRTH1</sub> | V <sub>VREG50</sub> × 0.18 | V <sub>VREG50</sub> × 0.20 | V <sub>VREG50</sub> × 0.22 | V | | | | CR Threshold Voltage 2 | V <sub>CRTH2</sub> | V <sub>VREG50</sub> × 0.36 | V <sub>VREG50</sub> × 0.40 | V <sub>VREG50</sub> × 0.44 | V | | | | PWM Minimum Pulse Width | $T_PWM$ | 100 | - | - | μs | | | | PWMOUT Upper Side<br>ON Resistance | R <sub>PWMOUTP</sub> | - | 20 | 40 | Ω | I <sub>ON</sub> = -10 mA | | | PWMOUT Lower Side<br>ON Resistance | R <sub>PWMOUTN</sub> | - | 5 | 10 | Ω | I <sub>ON</sub> = 10 mA | | Electrical Characteristics (Unless otherwise specified V<sub>CC</sub> = 13 V, V<sub>IMP</sub> = 40 V, Ta = -40 °C to 125 °C) | Parameter | Symbol | Limit | | Unit | Condition | | |--------------------------------------|---------------------|-------|------|------|-----------|---------------------------------------------------------------------------------------------------------| | Falametei | Symbol | Min | Тур | Max | Offic | Condition | | [ERRAMP] | | | | | | | | COMP Source Current | Ісомрѕо | -90 | -60 | -30 | μA | V <sub>COMP</sub> = 1.2 V,<br>V <sub>DCD</sub> = VREG25<br>V <sub>IMP</sub> - V <sub>IMN</sub> = 0 mV | | COMP Sink Current | Ісомря | 30 | 60 | 90 | μA | V <sub>COMP</sub> = 1.2 V,<br>V <sub>DCD</sub> = VREG25<br>V <sub>IMP</sub> - V <sub>IMN</sub> = 400 mV | | [Soft start] | | | | | | | | Soft Start Charge Current | Iss | 3 | 5 | 7 | μA | Vss = 0 V | | [Oscillator] | | | | | | | | DC / DC Switching Frequency | Fosc | 270 | 300 | 330 | kHz | R <sub>RT</sub> = 33 kΩ | | Max Duty Output | DMAX | - | 95 | - | % | R <sub>RT</sub> = 33 kΩ | | [RAMP] | | | | | | | | RS Frequency | F <sub>RS</sub> | - | 0.75 | - | kHz | $R_{RT} = 33 \text{ k}\Omega, C_{RS} = 0.047 \mu\text{F}$ | | RS Terminal High Voltage | V <sub>RSH</sub> | - | 0.75 | - | V | V <sub>RS</sub> : Sweep up | | RS Terminal Low Voltage | V <sub>RSL</sub> | - | 0.60 | - | V | V <sub>RS</sub> : Sweep down | | [UVLO] | | | | | | | | UVLO Detection Voltage | Vuvlo | 3.6 | 3.9 | 4.2 | V | Vcc: Sweep down | | UVLO Hysteresis Width | Vuhys | 250 | 350 | 450 | mV | Vcc: Sweep up | | [EN/DRL] | | | | | | | | EN Terminal ON Threshold Voltage | VENON | 1.35 | 1.45 | 1.55 | V | V <sub>EN</sub> : Sweep up | | EN Terminal Hysteresis Voltage Width | V <sub>HYSEN</sub> | - | 100 | - | mV | V <sub>EN</sub> : Sweep down | | DRL Terminal Input Current | I <sub>DRL</sub> | 4 | 13 | 22 | μΑ | V <sub>DRL</sub> = 13 V | | DRL Terminal ON Threshold Voltage | VDRLON | 3 | - | - | V | V <sub>DRL</sub> : Sweep up | | DRL Terminal OFF Threshold Voltage | V <sub>DRLOFF</sub> | - | - | 0.8 | V | V <sub>DRL</sub> : Sweep down | # **Typical Performance Curves (Reference Data)** Figure 29. Circuit Current vs Supply Voltage Figure 30. Output Voltage vs Supply Voltage (VREG50) Figure 31. Output Voltage vs Supply Voltage (VREG25) Figure 32. Reference voltage vs Temperature # Typical Performance Curves (Reference Data) - Continued Figure 33. Output Voltage vs Temperature (VREG50) Figure 34. Output Voltage vs Temperature (VREG25) Figure 36. ILED Current vs DCD Terminal Voltage # Typical Performance Curves (Reference Data) - Continued Figure 37. Spectrum Spread (ON) Figure 38. Spectrum Spread (OFF) (RS = VREG50 Short) Figure 39. PWM Control Operation Start (DRL = Low) Figure 40. PWM Control Start (DRL = Low) # Typical Performance Curves (Reference Data) - Continued Figure 41. PWM Control Operation Start (DRL = High) Figure 42. PWM Control Operation Stop (DRL = High) # Timing chart ① Figure 43. Start / Stop Sequence Timing chart (At time of PWM Control) # Timing Chart ② Figure 44. Start / Stop Sequence Timing chart (At time of PWM 100 % Control) (Note) Please apply the logic fix possible voltage to the Hi side before EN by all means when DRL terminal is used on the High side (PWM 100 % state). # **Application Examples** Figure 45. Boost Application (with PchMOS) Figure 46. The application returning LED cathode to the power supply | elect application parts by the following procedure. | | |----------------------------------------------------------------------------------------------------|------------------------| | Set EN terminal operation voltage. | | | $\downarrow$ | | | 2. Set PWM dimming rate / frequency. | | | $\downarrow$ | | | 3. Set switching frequency. | | | iguplus | | | 4. Derive input peak current I <sub>L_MAX</sub> from use condition. < | 1<br>I | | $\downarrow$ | | | 5. Set Rcs to make overcurrent protection current value as I <sub>OCP</sub> > I <sub>L_MAX</sub> . | Feedback<br>of L value | | $\downarrow$ | | | 6. Set L constant value as (Vout - Vcc) / L × Rcs × RRT < 13 × V <sub>RT</sub> . | <br> | | <u> </u> | | | 7. Set LED open protection voltage | | | <u></u> | | | 8. Select coil, SBD, MOSFET to satisfy rated current and rated voltage. | | | | | | V | $\neg$ | | Set output capacitor to satisfy output ripple voltage condition. I | | | | | | 10. Set output discharge time | | | $\downarrow$ | | | 11. Select input capacitor. | | | $\downarrow$ | | | 12. Set phase compensation circuit. | | | $\downarrow$ | | | 13. Set soft start time, start up time. | | | J. | | | <b>V</b> | | 14. Confirm operation of actual equipment #### 1. Setting of EN terminal operation voltage This device can be turned ON / OFF by inputting resistor divided voltage to EN terminal. EN terminal voltage to controls ON / OFF can be set as shown below. $$V_{\text{CCON}} = \frac{(R_{EN1} + R_{EN2})}{R_{EN2}} \times 1.45 V(Typ)$$ $$V_{\text{CCOFF}} = \frac{(R_{EN1} + R_{EN2})}{R_{EN2}} \times 1.35V(Typ)$$ Figure 47. Concerning EN terminal Setting Method #### 2. Setting of PWM dimming rate / frequency PWM dimming frequency (F<sub>PWM</sub>) and PWM dimming ON Duty (D<sub>PWM</sub>) can be set with resistance and capacitor by means of CR timer function which is built in this device. PWM dimming is 100 % dimming when DRL terminal voltage $\geq$ 3.0 V and is controlled by dimming rate set with external C and R in the other range. Also, In addition, the recommended operating frequency is 100 Hz to 2 kHz. The recommended external components values are; DISC2 to be between 10k $\Omega$ to 33 k $\Omega$ , C<sub>CR</sub> to be between 0.01 $\mu$ F to 1.0 $\mu$ F. Figure 48. Concerning CR Timer Setting Method #### 3. Setting of switching frequency A noise can be reduced using a spread spectrum function built-in the device. When spread spectrum is controlled, the switching does not work in frequency $F_{OSC1}$ decided by RT resistance shown in P.9 Figure 12 and Frequency of $F_{OSC1} \times 0.84$ as a center, it works at the frequency that modulated 11.1 %. The quantity of modulation frequency $F_{RS}$ and noise decrement can be calculated from formula listed in P.10. (Because frequency is modulated at the time of the spread spectrum, it becomes maximum when frequency including the coil current is low. When each fixed number is calculated, please use it. (Please refer to P.10, 11 for the details.)) When a spread spectrum function is not used, please short-circuit with VREG50 terminal with RS terminal. Because the frequency setting changes, please be careful. #### 4. Derivation of input peak current IL MAX (V<sub>DCD</sub> > 1.21 V) 1 Calculation of output voltage (Vout) $$V_{OUT} = V_F \times N + V_{REF1} + R_{ON\ PWMFET} \times I_{LED}$$ 2 Calculation of output current ILED $$I_{LED} = \frac{V_{REF1}}{R_{SET}}$$ 3 Calculation of input peak current IL MAX $$I_{L\_MAX} = I_{L\_AVE} + \frac{1}{2} \Delta I_L$$ $$I_{L\_MIN} = I_{L\_AVE} - \frac{1}{2} \Delta I_L$$ $$I_{L\_AVE} = \frac{V_{OUT} \times I_{LED}}{\eta \times V_{CC}}$$ $$\Delta I_L = \frac{V_{CC}}{L} \times \frac{(V_{OUT} - V_{CC})}{V_{OUT}} \times \frac{1}{F_{OSC}}$$ V<sub>F</sub> of LED for driving: V<sub>F</sub> LED current setting standard voltage: V<sub>REF1</sub> ON resistance of FET for PWM dimming: R<sub>ON\_PWMFET</sub> LED current: I<sub>LED</sub> Resistance for LED current setting: RSET Maximum coil current: $I_{L\_MAX}$ Coil mean current: $I_{L\_AVE}$ Ripple current: $\Delta I_{L}$ Power voltage: $V_{CC}$ Output voltage: V<sub>OUT</sub> Efficiency: η DC / DC oscillation frequency: Fosc - Since minimum input voltage is the worst case of V<sub>CC</sub>, assign minimum input voltage for calculation. - BD18351EFV-M adopts current mode DC / DC converter control. When I<sub>L\_Min</sub> is positive, it becomes to be in the consecutive modes, and it will be in the discontinuity mode when I<sub>L\_Min</sub> is negative. Phase characteristics are easy to become insufficient in the discontinuous mode, and responsiveness turns worse, and a switching wave pattern becomes irregular, and stability is easy to turn worse. Therefore it is sufficient validation of phase characteristics are recommended. - η (efficiency) is about 90 %. - In the case of V<sub>DCD</sub> <1.21 V, please calculate I<sub>LED</sub> using the formula which lists P.4 2(1) in "about a setting method of the LED current". #### 5. Setting of overcurrent protection current value Select Rcs (resistance for overcurrent detection) to realize below. $$I_{OCP\_MIN} = \frac{V_{OCP\_MIN}}{R_{CS}} > IL_{\_MAX}$$ Since values of coil L may vary about ±30 %, set with sufficient margin. #### 6. Selection of coil L constant value For the purpose of stabilizing current mode DCDC converter operation, adjustment of L value within the following condition is recommended. $$\frac{(V_{OUT}-V_{CC})\times R_{CS}\times R_{RT}}{L}<13\times V_{RT}~[V/\mu s]$$ Reduction of calculated value will increase stability, but may reduce responsiveness such as power voltage variation. Bigger values which do not satisfy the above formula may cause sub-harmonic oscillation, destabilize switching duty and cause blinking of LED. Further, assign $V_{RT} = 0.8 \text{ V}$ when RS terminal short-circuits with VREG and spread spectrum is not used, and assign $V_{RT} = 0.675 \text{ V}$ when capacitor is connected to RS terminal and spectrum is diffused. #### 7. Setting of LED open protection voltage ODT terminal voltage at normal operation in recommended setting range is 1.1 V< VODT <1.35 V. If VODT >1.35 V, start failure may occur due to overshoot of output voltage at start up, and if VODT < 1.1 V, LED open detection voltage will rise so that withstand voltage of external parts need to be high. Further, output voltage (V) at the time of LED open detection is calculable as shown below by setting RODT1 and RODT2. $$V_{OUT\_ODT} = \frac{(R_{ODT1} + R_{ODT2})}{R_{ODT2}} \times 1.5V(Typ)$$ ODT resistor will be the current discharge path for the output capacitor when PWM = Low Recommended value for $R_{\text{ODT1}}$ is $600~\text{k}\Omega$ to $1000~\text{k}\Omega$ as Vout ripple may be large and cause LED flickering when PWM = Low with inadequate ohmic value range. Sufficient verification for LED flickering is required with actual application as behavior differs by characteristic of output capacitor and LED. (Vout drop can be prevented by inserting bigger output capacitor or ODT resistance.) Figure 49. ODT terminal Equivalent Circuit ## 8. Selection of power element, diode D1, MOSFET Q1 and Q2 Figure 50. Boost Application Circuit ## Selection of MOSFET Q1 Select MOSFET (Q1) to have VDS rating which is 20% higher than the Max output voltage which LED open function is activated. $$V_{OUT\_ODT\_MAX} = \frac{(R_{ODT1} + R_{ODT2})}{R_{ODT2}} \times 1.65 V(Max) \times 1.2$$ Vps: Voltage between drain and source In addition, the RMS current limit flowing between drain - sources of Q1 can be calculated as follows. $$I_{DS\_RMS} = 1.3 \times \sqrt{(IL_{\_AVE})^2 \times D_{SW}}$$ Dsw: Switching Duty A loss of Q1 is calculated next. The loss of Q1 will be the Ploss2 which is switching loss and Ploss1 the On resistance of Q1. Switching loss Ploss1 and Q1 On resistance loss Ploss2 can be calculated as follows. $$P_{loss1} = \frac{(T_r + T_f)}{2} \times F_{OSC} \times (V_{OUT} + V_{Di}) \times I_{L\_AVE}$$ $$P_{loss2} = I_{L\_AVE}^2 \times R_{on} \times D_{SW}$$ Tr / Tf: Drain source rise / fall time Ron: Ron of Q1 #### Selection of rectifier diode Di For power consumption reduction, please use a Schottky Barrier diode for rectification diode Di. The withstand voltage rating of the diode shall be 20 % higher than the LED Open protection voltage. In addition, Schottky Barrier diode with low leakage current shall be selected if PWM dimming is used. Because the leakage current increases with higher temperature environment, the output capacitor can be discharged in PWM = Low which may result that LED current will be unstable. The current limit of Di can be calculated in following formula. $$I_{Di} = I_{LAVE} \times (1 - D_{SW}) \times 1.5$$ #### **Selection of MOSFET Q2** Consider 20% margin and set the rated voltage rather higher than the actual usage condition for LED current and output voltage. #### 9. Selection of output capacitor Cout Output capacity includes two purposes. The first is to reduce output ripple. The second is to supply current to LED when MOSFET (Q1) is switched on. The output voltage ripple is influenced by both bulk capacity and ESR. (When a ceramic capacitor is used, bulk capacity causes most of the ripple.) Bulk capacity and the ESR can be calculated in lower formula. $$C_{OUT} \ge I_{LED} \times \frac{Dsw}{\Delta V_{COUT} \times F_{OSC}}$$ $\Delta V_{\text{COUT}};$ influence with the capacitor among output ripple $\Delta V_{\text{ESR}};$ Ripple which occurs in the ESR of the output capacitor $$R_{ESR} < \frac{\Delta V_{ESR}}{I_{L\_MAX}}$$ The total output ripple permitted here can be expressed as product of LED current ripple and the equivalent resistance of the LED. This equivalent resistance is defined as " $\Delta V/\Delta I$ of the LED current", and it is necessary to calculate from I-V properties in the data sheet of the selected LED. Assuming that number of the driven LED = 8 pcs (equivalent resistance 0.2 $\Omega$ / LED), LED current = 1 A (IL\_MAX = 4.5 A), switching Duty = 60 %, switching frequency = 300 kHz, it is supposed that LED current ripple is 5%. Then the total output ripple can be calculated as follows. $$V_{OUT\_ripple} = 1A \times 5\% \times (0.2\Omega \times 8) = 80mV$$ If bulk capacity causes 95 % among total output ripple, the output capacitor is calculated as follows. $$C_{OUT} \ge 1 \times \frac{0.6}{0.08 \times 0.95} \times \frac{1}{300kHz} = 26.4\mu F$$ $$R_{ESR} < \frac{V_{OUT\_ripple}}{IL_{MAX}} = \frac{(0.08 \times 0.05)}{4.5} = 0.88m\Omega$$ However the capacitance of output capacitor mentioned above is minimum capacitance. Therefore please select components considering the tolerance of the capacitor and DC bias properties. Furthermore, because small external component connected to output may lead to bigger ripple on output voltage, which may result in LED flickering, sufficient verification of the actual application is required. Increase output capacitors if judged to be required from the verification. In addition, an acoustic noise may be produced by the piezoelectric effect of the ceramic capacitor during PWM dimming. Electrolytic capacitor used together with a ceramic capacitor may reduce this noise. But capacitance may largely decrease with a change of the voltage with the ceramic capacitor and may not accord with the numerical value calculated from theory. Thorough consideration is required. #### 10. Setting of TDISC terminal Output discharge time and Output short protection time can be set by connecting capacitor to TDISC terminal. Recommended range of capacitor will be 0.01 $\mu$ F to 0.47 $\mu$ F, however if capacitor at TDISC (C<sub>TDISC</sub>) is smaller, output discharge time will be short which may result in LED flashing when restarting the supply voltage. On the other hand if C<sub>TDISC</sub> is large discharge time will be longer. If Vout is high and discharge time is longer, heat generation of LSI will be larger therefore verification with actual application is required with caution. # 11. Selection of input capacitor In DC / DC converter, since peak current flows between input and output, a capacitor is also required in the input side. Therefore, low ESR capacitors with capacitor of no less than 10 $\mu$ F and ESR component of no more than 100 m $\Omega$ are recommended as input capacitors. Selection of capacitors out of the range may cause malfunction of IC because excessive ripple voltage will overlap input voltage. #### 12. Setting of phase compensation circuit - · Concerning stability condition of application - Stability condition for system with negative feedback is as shown below. - Phase-lag when gain is 1 (0 dB) is no more than 150 ° (namely, phase margin is no less than 30 °). - Further, since DC / DC converter application is sampled by switching frequency, GBW of the entire system is set to be no more than 1 / 10 of switching frequency. To wrap up, target characteristics of application are as shown below. - Phase-lag when gain is 1 (0 dB) is no more than 150 ° (namely, phase margin is no less than 30 °) - GBW at the time (namely, frequency when gain is 0 dB) is no more than 1/10 of switching frequency. Therefore, in order to raise responsiveness by limiting GBW, higher switching frequency is required. The knack for securing stability by phase compensation is to insert phase-lead $F_{Z1}$ near GBW. GBW is determined by $C_{OUT}$ and phase-lag fp1 due to output impedance RL (= $V_{OUT}$ / $I_{LED}$ ). They are shown in the following formulae. #### Phase-lead $$F_{Z1} = \frac{1}{2\pi \times C_{PC} \times R_{PC}}$$ #### Phase-lag $$F_P = \frac{1}{2\pi \times R_I \times C_{OUT}}$$ $$R_L = \frac{V_{OUT}}{I_{LED}}$$ Figure 51. ERRAMP Equivalent Circuit As described above, please secure phase margin. For $R_L$ value at max load should be inserted. In addition, with boost DC/DC, right half plane zero (RHP zero) is to be considered. This zero has a characteristic of zero as a gain and as the pole with phase. Because it causes an oscillation when this zero affects on a control loop, it is necessary to bring GBW just before RHP zero. RHP zero can be calculated with an equation below and shows good characteristic by setting GBW to be lower than 1 / 10 of RHP zero. $$F_{Z2} = \frac{R_L \times (\frac{V_{CC}}{V_{OUT}})^2}{2\pi \times L}$$ Particularly when supply voltage rises and gets close to output voltage, the switching output becomes irregular and ripple of the output voltage increases. Ripple of the LED current may thereby get bigger. Since this setting is obtained by simplified, not strict, calculation, adjustment by actual equipment may be required in some cases. Further, since these characteristics will vary depending upon substrate layout, load condition, etc., confirm satisfactorily with actual equipment when planning mass production. #### 13. Soft start time and confirmation of the boot-time A soft start function is incorporated, and an inrush current can be prevented by inserting an external capacitor. Charge current of the soft start is 5 $\mu$ A (Typ) and charges it without depending on PWM. The inrush current can be suppressed by increasing soft start capacity, but boot-time becomes longer. On the other hand, as for the boot-time, it becomes faster by lowering soft start capacity, but an inrush current grows bigger and it leads to the sound rumble of the coil in the startup, therefore attention is necessary. 0.01 $\mu$ F to 1 $\mu$ F is recommended to control overshoot of the LED current in the startup. In addition, the boot-time varies according to PWM dimming control condition. Refer to details described in P11 and 12. #### 14. Confirmation of actual equipment operation Select external components based on verification with actual equipment since characteristics will vary depending on various factors such as load current, input voltage, output voltage, inductor value, load capacity, switching frequency and mounting pattern. # **PCB Application Circuit diagram** VCC = 9 V to 16 V, LED drive stage number: 7 (V<sub>OUT</sub> ≒ 23 V), LED current: 500 mA, DC / DC oscillation frequency: 280 kHz, SSCG mode ON Figure 52. Boost application (PWM Dimming Application) # About the attention point at the time of the PCB layout Figure 53. Boost High Side PWM Dimming Application - 1. Please locate the decoupling capacitor of C<sub>IN2</sub>, C<sub>VREG50</sub>, C<sub>VREG51</sub> close to an LSI pin as much as possible - 2. RRT locates it close to RT pin, and prevent there from being capacity - 3. Because high current may flow in DGND, please lower impedance. - 4. Prevent noise to be applied to EN, DRL, COMP, SS, RT, DCD, IMP, and IMN terminals. - 5. As the CR, DISC, RS, SWDRV, PWMOUT terminals are switching, please be careful not to affect the neighboring patterns. - 6. There is heat dissipation PAD on the back side of the package. - 7. For noise reduction, DGND of $R_{CS1}$ , $R_{CS2}$ and DGND of $C_{OUT}$ recommend to have one common grounds. In addition, consider the PCB layout so that the current path of M1 $\rightarrow$ $R_{CS1}$ , $R_{CS2} \rightarrow$ DGND and the current path of Di $\rightarrow$ $C_{OUT} \rightarrow$ DGND are the shortest and with the lowest impedance. List of PCB board attaching externally parts | Bom_No | Value | Parts No | Product Maker | |---------|----------|-------------------|---------------| | CIN1 | 10µF | GCM32EC71H106KA01 | Murata | | CIN2 | 0.1µF | GCM188R11H104KA01 | Murata | | CVREG50 | 2.2µF | GCM21BR71C225KA49 | Murata | | CVREG51 | 1000pF | GCM155R11H102KA01 | Murata | | REN1 | 100kΩ | MCR03 | Rohm | | REN2 | 39kΩ | MCR03 | Rohm | | CEN | 1000pF | GCM155R11H102KA01 | Murata | | RRT | 30kΩ | MCR03 | Rohm | | CRS | 0.047µF | GCM188R11H473KA01 | Murata | | RPC | 5.1kΩ | MCR03 | Rohm | | CPC | 0.047µF | GCM188R11H473KA01 | Murata | | RDISC1 | 100kΩ | MCR03 | Rohm | | RDISC2 | 20kΩ | MCR03 | Rohm | | CCR | 0.1µF | GCM188R11H104KA01 | Murata | | CSS | 0.1μF | GCM188R11H104KA01 | Murata | | CTDISC | 0.1µF | GCM188R11H104KA01 | Murata | | RFL | 100kΩ | MCR03 | Rohm | | L1 | 10µH | IHLP-3232DZ-11 | Vishay | | RODT1 | 680kΩ | MCR03 | Rohm | | RODT2 | 33kΩ | MCR03 | Rohm | | RDCD1 | 12kΩ | MCR03 | Rohm | | RDCD2 | 100kΩ | MCR03 | Rohm | | RDCD3 | 100kΩ | NTCG104EF104F | TDK | | M1 | - | RSD150N06FRA | Rohm | | RSW | 22Ω | MCR03 | Rohm | | RCS1 | 150mΩ | LTR18 | Rohm | | RCS2 | 150mΩ | LTR18 | Rohm | | Di | - | RB058L150 | Rohm | | RIMP | Ω0 | MCR03 | Rohm | | RIMN | Ω0 | MCR03 | Rohm | | COUT1 | 0.1μF | GCM188R11H104KA01 | Murata | | COUT2 | 10µF | GCM32EC71H106KA01 | Murata | | COUT3 | 10µF | GCM32EC71H106KA01 | Murata | | COUT4 | 10µF | GCM32EC71H106KA01 | Murata | | COUT5 | 10µF | GCM32EC71H106KA01 | Murata | | RVOUT | 0Ω | LTR18 | Rohm | | RSET | 680mΩ | LTR10 | Rohm | | M2 | - | RTR020N05 | Rohm | | IC | <u>-</u> | BD18351EFV-M | Rohm | I/O Equivalent Circuits I/O Equivalent Circuits - Continued #### **Operational Notes** #### 1. Reverse Connection of Power Supply Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins. # 2. Power Supply Lines Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors. #### 3. Ground Voltage Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. OR Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. However, pins that drive inductive loads (e.g. motor driver outputs, DC-DC converter outputs) may inevitably go below ground due to back EMF or electromotive force. In such cases, the user should make sure that such voltages going below ground will not cause the IC and the system to malfunction by examining carefully all relevant factors and conditions such as motor characteristics, supply voltage, operating frequency and PCB wiring to name a few. OR Except for pins the output the input of which were designed to go below ground, ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. #### 4. Ground Wiring Pattern When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance. #### 5. Thermal Consideration Should by any chance the power dissipation rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. The absolute maximum rating of the Pd stated in this specification is when the IC is mounted on a 70mm x 70mm x 1.6mm glass epoxy board. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the Pd rating. #### 6. Recommended Operating Conditions These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter. #### 7. Inrush Current When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections. #### 8. Operation Under Strong Electromagnetic Field Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction. # 9. Testing on Application Boards When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage. # 10. Inter-pin Short and Mounting Errors Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few. # Operational Notes - continued ### 11. Unused Input Pins Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line. # 12. Regarding the Input Pin of the IC This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below): When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor. Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided. Figure 54. Example of monolithic IC structure # 13. Ceramic Capacitor When using a ceramic capacitor, determine the dielectric constant considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others. #### 14. Area of Safe Operation (ASO) Operate the IC such that the output voltage, output current, and power dissipation are all within the Area of Safe Operation (ASO). #### 15. Thermal Shutdown Circuit(TSD) This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's power dissipation rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF all output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation. Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage. #### 16. Over Current Protection Circuit (OCP) This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit. # **Ordering Information** # **Marking Diagrams** **Physical Dimension, Tape and Reel Information** Package Name HTSSOP-B24 7. $8 \pm 0$ . 1 (Max8. 15 (include. BURR) (5.0)24 13 $6\pm0$ $6\pm0$ 4 (3, $53\pm0.15$ 0 + 0 0 0.325 1PIN MARK 0. $17^{+0.05}_{-0.03}$ 05 S 1. OMAX 85±0. 05 $0.8 \pm 0.$ 0. $24^{+0.05}_{-0.04}$ $\bigcirc$ 0. 08 $\bigcirc$ ○ 0. 08 S 0.65 (UNIT:mm) 0 PKG: HTSSOP-B24 Drawing No. EX191-5002-1 <Tape and Reel information> Tape Embossed carrier tape (with dry pack) Quantity 2000pcs Direction The direction is the 1pin of product is at the upper left when you hold reel on the left hand and you pull out the tape on the right hand of feed Direction of feed Reel $\begin{tabular}{ll} *Order quantity needs to be multiple of the minimum quantity. \end{tabular}$ **Revision history** | | , | | | | |-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Date | Revision | Changes | | | | 2016.3.4 | 001 | New Release | | | | 2016.5.12 | 002 | P.11 Figure 16. Erratum modified P.13 (4), P14 Output short detection function (SCP) Previous rev. 「IMN terminal GND short-circuits」 ⇒ Revised 「When LED anode short to GND」 P.19 Thermal resistance Previous74.2mm(square) ⇒ Revised 74.2mm x 74.2mm P.20 Recommended operation condition CRTIMER output Duty Min Previous rev. 「5%」 ⇒ Revised 「2%」 P.27 Figure 43. Erratum modified P.31 Figure 48. Erratum modified P.39,40 Modified equivalent circuit | | | # **Notice** #### **Precaution on using ROHM Products** 1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications. (Note1) Medical Equipment Classification of the Specific Applications | JÁPAN | USA | EU | CHINA | |----------|-----------|------------|-----------| | CLASSIII | CL ACCIII | CLASS II b | CL ACCIII | | CLASSIV | CLASSⅢ | CLASSIII | CLASSⅢ | - 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures: - [a] Installation of protection circuits or other protective devices to improve system safety - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure - 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary: - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub> - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items - [f] Sealing or coating our Products with resin or other coating materials - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering - [h] Use of the Products in places subject to dew condensation - 4. The Products are not subject to radiation-proof design. - 5. Please verify and confirm characteristics of the final or mounted products in using the Products. - 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability. - 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature. - 8. Confirm that operation temperature is within the specified range described in the product specification. - 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document. # Precaution for Mounting / Circuit board design - 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability. - 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance. For details, please refer to ROHM Mounting specification # **Precautions Regarding Application Examples and External Circuits** - 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics. - 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information. #### **Precaution for Electrostatic** This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control). # **Precaution for Storage / Transportation** - 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where: - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2 - [b] the temperature or humidity exceeds those recommended by ROHM - [c] the Products are exposed to direct sunshine or condensation - [d] the Products are exposed to high Electrostatic - Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period. - 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton. - 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period. # **Precaution for Product Label** A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only. #### **Precaution for Disposition** When disposing Products please dispose them properly using an authorized industry waste company. #### **Precaution for Foreign Exchange and Foreign Trade act** Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export. #### **Precaution Regarding Intellectual Property Rights** - 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. - 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software). - 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein. #### Other Precaution - 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM. - 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM. - In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons. - 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties. Notice-PAA-E Rev.003 #### **General Precaution** - 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document. - 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative. - 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information. Rev.001